Physical ASIC Design Implementation Engineer

  • Louvain, Brabant Flamand
  • CDI
  • Temps-plein
  • Il y a 2 mois
Offer DescriptionWhat you will doFor more than 25 years, imec has been offering an ASIC prototyping and production service to worldwide companies. Imec helps its customers to design their integrated circuits (chips) and bring them from the prototype to the production stage. Our list of customers includes more than 900 universities and companies worldwide. For the further extension of the physical digital implementation group (Back-End group) in imec.IC-link, we are looking for a highly motivated engineer.Imec.IC-link, as part of imec, has an extensive industrial experience, contacts with leading industrial foundries, and long-standing relationships with all the main EDA tool vendors and IP providers. This unit supports worldwide customers in the layout, prototype, fabrication and test of advanced electronic products.As ASIC design engineer within imec.IC-link, you will be in direct contact with our customers for future projects. You will have full understanding of the complete Cadence Innovus Place&Route flow:
  • Set up low power design (CPF)
  • Floorplanning & power grid design
  • Detailed Timing Driven Placement
  • STA & possible design optimisation for setup
  • Clock Tree Synthesis
  • Scan chain re-stitching
  • Detailed Timing Driven Route (incl. SI)
  • IPO's (in-place optimization) to get the timing in all corners correct
  • Solve setup & hold violations
  • Sign-off extraction (SPEF)
  • Sign-off timing (TEMPUS)
  • Sign-off Power analysis (VOLTUS)
  • Physical verification (DRC, ERC, LVS, ANT)
  • Logic equivalent check
For hierarchical designs you can take the lead for partitioning and split the top level SDC file into timing budget requirements/constraints of the sub-blocks. You will work directly with the Physical Design implementation team during the entire chip design cycle to drive signoff closure for tape-out, You are also the technical voice to the customer to discuss his specifications.RequirementsResearch Field Engineering Education Level Master Degree or equivalentSkills/QualificationsWho you are
  • You have a Master Degree in Electronics
  • You have at least 10 years of experience in physical implementation in advanced nodes (12 - 7nm) and hierarchical designs.
  • You have experience in power reduction techniques like gated clocks, voltage domains, memory retention and switch off power domains.
  • You have excellent communication skills (English is a must) and can work within an international team.
  • You like to interact with customers.
Languages ENGLISH Level GoodAdditional InformationBenefitsWhat we do for youWe offer you the opportunity to join one of the world's premier research centers in nanotechnology at its headquarters in Leuven, Belgium. With your talent, passion and expertise, you'll become part of a team that makes the impossible possible. Together, we shape the technology that will determine the society of tomorrow.We are and proud of our open, multicultural, and informal working environment with ample possibilities to take initiative and show responsibility. We commit to supporting and guiding you in this process; not only with words but also with tangible actions. Through imec.academy, 'our corporate university', we actively invest in your development to further your technical and personal growth.We are aware that your valuable contribution makes imec a top player in its field. Your energy and commitment are therefore appreciated by means of a market appropriate salary with many fringe benefits.Work Location(s)Number of offers available 1 Company/Institute imec Country Belgium GeofieldWhere to apply WebsiteContact CityLeuven WebsiteStreetKapeldreef 75 Postal Code3001 E-Mailjobs@imec.beSTATUS: EXPIRED

EURAXESS